Part Number Hot Search : 
IR3570A C781PT DT71V ML2722 PC517 ONTROL FJC690 L78M09CP
Product Description
Full Text Search
 

To Download MTD3D5N04E3 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 1/8 MTD3D5N04E3 cystek product specification n-channel enhancement mode power mosfet MTD3D5N04E3 features ? low gate charge ? simple drive requirement ? repetitive avalanche rated ? fast switching characteristic ? rohs compliant package symbol outline ordering information device package shipping MTD3D5N04E3-0-ub-s to-220 (pb-free lead plating package) 50 pcs/tube, 20 tubes/box, 4 boxes / carton to-220 MTD3D5N04E3 g gate d drain s source bv dss 40v i d @ v gs =10v, t c =25 c 140a r dson(typ) @ v gs =10v, i d =75a 3.1m r dson(typ) @ v gs =4.5v, i d =20a 5.0m g d s environment friendly grade : s for rohs compliant products, g for rohs compliant and green compound products packing spec, ub : 50 pcs / tube, 20 tubes/box product rank, zero for no rank products product name
cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 2/8 MTD3D5N04E3 cystek product specification absolute maximum ratings (t c =25c, unless otherwise noted) parameter symbol limits unit drain-source voltage v ds 40 gate-source voltage v gs 20 v continuous drain current @ t c =25 c, v gs =10v(silicon limit) (note 4) 140 continuous drain current @ t c =100c, v gs =10v(silicon limit) (note 4) 99 continuous drain current @ t c =25 c, vgs=10v(package limit) (note 1) i d 75 pulsed drain current (note 3) i dm 560 continuous drain current @ t a =25 c (note 2) 14.9 continuous drain current @ t a =70 c (note 2) i dsm 11.9 avalanche current (note 3) i as 32 a avalanche energy @ l=1mh, i d =32a, r g =25 (note 2) e as 512 repetitive avalanche energy@ l=0.1mh (note 3) e ar 20 mj t c =25 c (note 1) 200 power dissipation t c =100 c (note 1) p d 100 w t a =25 c (note 2) 2 power dissipation t a =70 c (note 2) p dsm 1.3 w operating junction and storage temperature tj, tstg -55~+175 c thermal data parameter symbol value unit thermal resistance, junction-to-case, max r th,j-c 0.75 c/w thermal resistance, junction-to-ambient, max, t 10s (note 1) 15 c/w thermal resistance, junction-to-ambient, max (note 1) r th,j-a 62.5 c/w note : 1 . the power dissipation p d is based on t j(max) =175 c, using junction-to-case thermal resistance, and is more useful in setting the upper di ssipation limit for cases where additional heatsinking is used. 2 . the value of r ja is measured with the device mounted on 1 in 2 fr-4 board with 2 oz. copper, in a still air environment with t a =25 c. the power dissipation p dsm is based on r ja and the maximum allowed junction temperature of 150 c. the value in any given application depends on the user?s specific board design, and the maximum temperature of 175 c may be used if the pcb allows it. 3 . repetitive rating, pulse width limited by junction temperature t j(max) =175 c. ratings are based on low frequency and low duty cycles to keep initial t j =25 c. 4. calculated continuous drain current based on maximum allowable junction temperature. 5. the maximum current limited by package is 75a. 6. the static characteristics are obtained using <300 s pulses, duty cycle 0.5% maximum. 7. the r ja is the sum of thermal resistance from junction to case r jc and case to ambient.
cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 3/8 MTD3D5N04E3 cystek product specification characteristics (t c =25 c, unless otherwise specified) symbol min. typ. max. unit test conditions static bv dss 40 - - v gs =0v, i d =250 a v gs(th) 1.5 - 2.5 v v ds = v gs , i d =250 a g fs - 46 - s v ds =5v, i d =20a i gss - - 100 na v gs = 20v - - 1 v ds =40v, v gs =0v i dss - - 10 a v ds =40v, v gs =0v, tj=55 c - 3.1 4.0 v gs =10v, i d =75a *r ds(on) - 5.0 6.5 m v gs =4.5v, i d =20a dynamic *qg - 68.3 - *qgs - 13.2 - *qgd - 23.1 - nc i d =95a, v ds =32v, v gs =10v *t d(on) - 22.2 - *tr - 20.2 - *t d(off) - 55.6 - *t f - 11.8 - ns v ds =20v, i d =95a, v gs =10v, r g =2.5 ciss - 2992 - coss - 375 - crss - 228 - pf v gs =0v, v ds =25v, f=1mhz source-drain diode *i s - - 140 *i s - - 560 a (silicon limit) *v sd - 0.91 1.2 v i s =75a, v gs =0v *trr - 19 - ns *qrr - 11 - nc i f =95a, v gs =0, di f /dt=100a/ s *pulse test : pulse width 300 s, duty cycle 2%
cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 4/8 MTD3D5N04E3 cystek product specification typical characteristics typical output characteristics 0 50 100 150 200 250 300 012345 v ds , drain-source voltage(v) i d , drain current (a) 10v,9v,8v,7v v gs =4v v gs =4.5v v gs =5v v gs =6v brekdown voltage vs ambient temperature 0.4 0.6 0.8 1 1.2 1.4 -75 -50 -25 0 25 50 75 100 125 150 175 200 tj, junction temperature(c) bv dss , normalized drain-source breakdown voltage i d =250 a, v gs =0v static drain-source on-state resistance vs drain current 1 10 100 1000 0.01 0.1 1 10 100 i d , drain current(a) r ds(on) , static drain-source on-state resistance(m) v gs =10v v gs =4.5v reverse drain current vs source-drain voltage 0.2 0.4 0.6 0.8 1 1.2 0 102030405060708090100 i dr , reverse drain current(a) v sd , source-drain voltage(v) tj=25c tj=150c v gs =0v static drain-source on-state resistance vs gate-source voltage 0 2 4 6 8 10 024681 0 drain-source on-state resistance vs junction tempearture 0 0.5 1 1.5 2 2.5 3 -75 -50 -25 0 25 50 75 100 125 150 175 200 tj, junction temperature(c) r ds(on) , normalized static drain- source on-state resistance v gs =10v, i d =75a r ds( on) @tj=25c : 3.1m typ. v gs , gate-source voltage(v) r ds(on) , static drain-source on- state resistance(m) i d =75a
cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 5/8 MTD3D5N04E3 cystek product specification typical characteristics(cont.) capacitance vs drain-to-source voltage 100 1000 10000 0.1 1 10 100 v ds , drain-source voltage(v) capacitance---(pf) c oss ciss crss threshold voltage vs junction tempearture 0.4 0.6 0.8 1 1.2 1.4 -75 -50 -25 0 25 50 75 100 125 150 175 200 tj, junction temperature(c) v gs(th) , normalized threshold voltage i d =250 a i d =1ma forward transfer admittance vs drain current 0.01 0.1 1 10 100 0.001 0.01 0.1 1 10 100 i d , drain current(a) g fs , forward transfer admittance(s) ta=25c pulsed v ds =5v gate charge characteristics 0 2 4 6 8 10 0 1020304050607080 qg, total gate charge(nc) v gs , gate-source voltage(v) i d =95a v ds =32v v ds =20v maximum safe operating area 0.1 1 10 100 1000 0.1 1 10 100 1000 v ds , drain-source voltage(v) i d , drain current(a) t c =25c, tj=175c v gs =10v, jc =0.75c/w single pulse dc 100ms r dson limited 1s 100 s 1ms 10ms maximum drain current vs case temperature 0 20 40 60 80 100 120 140 160 25 50 75 100 125 150 175 t c , case temperature(c) i d , maximum drain current(a) v gs =10v, r jc =0.75c/w silicon limit package limit
cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 6/8 MTD3D5N04E3 cystek product specification typical characteristics(cont.) typical transfer characteristics 0 50 100 150 200 250 300 0246810 v gs , gate-source voltage(v) i d , drain current(a) v ds =10v single pulse power rating, junction to case 0 300 600 900 1200 1500 1800 2100 2400 2700 3000 0.001 0.01 0.1 1 10 100 pulse width(s) power (w) t j(max) =175c t c =25c jc =0.75c/w transient thermal response curves 0.001 0.01 0.1 1 1.e-04 1.e-03 1.e-02 1.e-01 1.e+00 1.e+01 1.e+02 1.e+03 t 1 , square wave pulse duration(s) r(t), normalized effective transient thermal resistance single pulse 0.01 0.02 0.05 0.1 0.2 d=0.5 1.r jc (t)=r(t)*r jc 2.duty factor, d=t 1 /t 2 3.t jm -t c =p dm *r jc (t) 4.r jc =0.75c/w
cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 7/8 MTD3D5N04E3 cystek product specification recommended wave soldering condition product peak temperature soldering time pb-free devices 260 +0/-5 c 5 +1/-1 seconds recommended temperature profile for ir reflow profile feature sn-pb eutectic assembly pb-free assembly average ramp-up rate (tsmax to tp) 3 c/second max. 3 c/second max. preheat ? temperature min(t s min) ? temperature max(t s max) ? time(ts min to ts max ) 100 c 150 c 60-120 seconds 150 c 200 c 60-180 seconds time maintained above: ? temperature (t l ) ? time (t l ) 183 c 60-150 seconds 217 c 60-150 seconds peak temperature(t p ) 240 +0/-5 c 260 +0/-5 c time within 5 c of actual peak 10-30 seconds 20-40 seconds temperature(tp) ramp down rate 6 c/second max. 6 c/second max. time 25 c to peak temperature 6 minutes max. 8 minutes max. note : all temperatures refer to topside of the package, measured on the package body surface.
cystech electronics corp. spec. no. : c140e3 issued date : 2015.04.23 revised date : page no. : 8/8 MTD3D5N04E3 cystek product specification to-220 dimension *: typical millimeters inches marking: 4 millimeters inches dim min. max. min. max. dim min. max. min. max. a 4.400 4.600 0.173 0.181 e 2.540* 0.100* a1 2.250 2.550 0.089 0.100 e1 4.980 5.180 0.196 0.204 b 0.710 0.910 0.028 0.036 f 2.650 2.950 0.104 0.116 b1 1.170 1.370 0.046 0.054 h 7.900 8.100 0.311 0.319 c 0.330 0.650 0.013 0.026 h 0.000 0.300 0.000 0.012 c1 1.200 1.400 0.047 0.055 l 12. 900 13.400 0.508 0.528 d 9.910 10.250 0.390 0.404 l1 2.850 3.250 0.112 0.128 e 8.950 9.750 0.352 0.384 v 7/500 ref 0.295 ref e1 12.650 12.950 0.498 0.510 3.400 3.800 0.134 0.150 notes: 1.controlling dimension: millimeters. 2.maximum lead thickness includes lead finish thickness, and minimum lead thickness is the minimum thickness of base material. 3.if there is any question with packing spec ification or packing method, please cont act your local cystek sales office. material: ? lead: pure tin plated. ? mold compound: epoxy resin family, flammability solid burning class: ul94v-0. important notice: ? all rights are reserved. reproduction in whole or in part is prohibited without the prior written approval of cystek. ? cystek reserves the right to make changes to its products without notice. ? cystek semiconductor products are not warranted to be suitab le for use in life-support applications, or systems. ? cystek assumes no liability for any consequence of customer pr oduct design, infringement of pat ents, or application assistance . style: pin 1.gate 2.drain 3.source 4.drain 3-lead to-220 plastic package cystek package code: e3 device name date code 1 2 3 d3d5 n04


▲Up To Search▲   

 
Price & Availability of MTD3D5N04E3

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X